annotate blobs/patches/main-pirelli.patch @ 680:ee3ac8c617cb

armio.c: set GPIO2 output high initially On TI-canonical platforms GPIO2 is DCD modem control output. In TI's original code the AI_InitIOConfig() function called from Init_Target() would configure GPIO2 as an output and set the initial output value to low, but then the init code in uartfax.c called from Init_Serial_Flows() would immediately change it to high, corresponding to DCD not asserted. The result is a momentary asserted-state glitch on the DCD output. The present change eliminates this glitch, setting DCD output to not-asserted initially like it should be.
author Mychaela Falconia <falcon@freecalypso.org>
date Thu, 25 Jun 2020 03:17:43 +0000
parents 8dd671b7d41e
children
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
87
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
1 # This patch applies to the Init_Target() function in the init.obj module in
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
2 # main.lib; the present version is for making TCS211 run on the Pirelli.
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
3 # This patch sets the same memory and peripheral chip select timings and
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
4 # widths as Pirelli's fw.
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
5
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
6 [init.obj]
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
7
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
8 # value goes into nCS0, nCS1 and nCS3 config registers
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
9 .text 66 A4
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
10 # the nCS2 setting in our original blob is already correct for the Pirelli
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
11
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
12 # value goes into nCS4 config reg
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
13 .text 72 A7
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
14
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
15 # nop out the write into 0x02700000
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
16
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
17 .text 128 C0
8dd671b7d41e blobs/patches: main-pirelli and main-rvtmodem patches added
Mychaela Falconia <falcon@freecalypso.org>
parents:
diff changeset
18 .text 129 46