view mmtb1/schem+bom/vsrc/uart_bringout.v @ 44:635eab0b714e

duart28: U5 & U6 slot change by PCB layout engineer
author Mychaela Falconia <falcon@freecalypso.org>
date Tue, 28 Jul 2020 17:01:37 +0000
parents 0f9bdd60ce50
children
line wrap: on
line source

/*
 * This Verilog module encapsulates the header connector on which
 * the two Calypso UARTs will be brought out.
 */

module uart_bringout (GND, TX_MODEM, RX_MODEM, RTS_MODEM, CTS_MODEM,
		      GPIO_DCD, GPIO_DTR, TX_IRDA, RX_IRDA);

input GND;

input TX_MODEM, RTS_MODEM, TX_IRDA, GPIO_DCD;
output RX_MODEM, CTS_MODEM, RX_IRDA, GPIO_DTR;

header_10pin uart_header (.pin_1(GND),
			  .pin_2(GND),
			  .pin_3(TX_IRDA),
			  .pin_4(TX_MODEM),
			  .pin_5(RX_IRDA),
			  .pin_6(RX_MODEM),
			  .pin_7(GPIO_DCD),
			  .pin_8(RTS_MODEM),
			  .pin_9(GPIO_DTR),
			  .pin_10(CTS_MODEM)
	);

endmodule