# HG changeset patch # User Michael Spacefalcon # Date 1395041848 0 # Node ID f05ae34f7ca049e2dd37b1781ab10de29a632e38 # Parent a2194416fd7cd44bb9d762d7798637f3bfdc0635 gsm-fw: ARM exception vectors hooked in diff -r a2194416fd7c -r f05ae34f7ca0 gsm-fw/finlink/ld-script.src --- a/gsm-fw/finlink/ld-script.src Mon Mar 17 07:10:57 2014 +0000 +++ b/gsm-fw/finlink/ld-script.src Mon Mar 17 07:37:28 2014 +0000 @@ -108,6 +108,7 @@ ext.ram (NOLOAD) : { *(ext.ram*) + *(except_stack) . = ALIGN(4); ifelse(FFS_IN_RAM,1, ` _RAMFFS_area = .; diff -r a2194416fd7c -r f05ae34f7ca0 gsm-fw/sysglue/Makefile --- a/gsm-fw/sysglue/Makefile Mon Mar 17 07:10:57 2014 +0000 +++ b/gsm-fw/sysglue/Makefile Mon Mar 17 07:37:28 2014 +0000 @@ -3,7 +3,7 @@ ASFLAGS=-mthumb-interwork LD= arm-elf-ld -OBJS= appinit.o irqfiq.o sysinit.o +OBJS= appinit.o exceptions.o irqfiq.o sysinit.o all: xipcode.o diff -r a2194416fd7c -r f05ae34f7ca0 gsm-fw/sysglue/exceptions.S --- /dev/null Thu Jan 01 00:00:00 1970 +0000 +++ b/gsm-fw/sysglue/exceptions.S Mon Mar 17 07:37:28 2014 +0000 @@ -0,0 +1,86 @@ +/* + * This module contains ARM exception handlers which used to be + * in chipsetsw/system/Main/int.s in TI's Leonardo code. + */ + + .section "except_stack","aw",%nobits + .balign 4 + .space 512 + .globl _Except_Stack_SP +_Except_Stack_SP: + + .text + .code 32 + +@ layout of xdump buffer: +@ struct xdump_s { +@ long registers[16] // svc mode registers +@ long cpsr // svc mode CPSR +@ long exception // magic word + index of vector taken +@ long stack[20] // bottom 20 words of usr mode stack +@ } + + .globl _arm_undefined +_arm_undefined: + @ store r12 for Xdump_buffer pointer, r11 for index + stmfd r13!,{r11,r12} + mov r11,#1 + b save_regs + + .globl _arm_swi +_arm_swi: + @ store r12 for Xdump_buffer pointer, r11 for index + stmfd r13!,{r11,r12} + mov r11,#2 + b save_regs + + .globl _arm_abort_prefetch +_arm_abort_prefetch: + @ store r12 for Xdump_buffer pointer, r11 for index + stmfd r13!,{r11,r12} + mov r11,#3 + b save_regs + + .globl _arm_abort_data +_arm_abort_data: + @ store r12 for Xdump_buffer pointer, r11 for index + stmfd r13!,{r11,r12} + mov r11,#4 + b save_regs + + .globl _arm_reserved +_arm_reserved: + ldr r13,=_Except_Stack_SP @ mode unknown + @ store r12 for Xdump_buffer pointer, r11 for index + stmfd r13!,{r11,r12} + mov r11,#5 + b save_regs + +save_regs: + ldr r12,=xdump_buffer + str r14,[r12,#4*15] @ save r14_abt (original PC) into r15 slot + + stmia r12,{r0-r10} @ save unbanked registers (except r11 and r12) + ldmfd r13!,{r0,r1} @ get original r11 and r12 + str r0,[r12,#4*11] @ save original r11 + str r1,[r12,#4*12] @ save original r12 + mrs r0,spsr @ get original psr + str r0,[r12,#4*16] @ save original cpsr + + mrs r1,cpsr @ save mode psr + bic r2,r1,#0x1f @ psr with mode bits cleared + and r0,r0,#0x1f @ get original mode bits + add r0,r0,r2 + + msr cpsr,r0 @ move to pre-exception mode + str r13,[r12,#4*13] @ save original SP + str r14,[r12,#4*14] @ save original LR + msr cpsr,r1 @ restore mode psr + + @ r11 has original index + orr r10,r11,#0xDE<<24 @ r10 = 0xDEAD0000 + index of vector taken + orr r10,r10,#0xAD<<16 + str r10,[r12,#4*17] @ save magic + index + + mov r0,r11 @ put index into 1st argument + b dar_exception diff -r a2194416fd7c -r f05ae34f7ca0 gsm-fw/sysglue/sysinit.S --- a/gsm-fw/sysglue/sysinit.S Mon Mar 17 07:10:57 2014 +0000 +++ b/gsm-fw/sysglue/sysinit.S Mon Mar 17 07:37:28 2014 +0000 @@ -6,12 +6,12 @@ .section iram.vectors,"ax",%progbits .code 32 -/* no useful handlers for the 5 error exceptions yet */ - b . - b . - b . - b . - b . +/* ARM exceptions */ + b _arm_undefined + b _arm_swi + b _arm_abort_prefetch + b _arm_abort_data + b _arm_reserved /* IRQ */ b _INT_IRQ /* FIQ */